Please use this identifier to cite or link to this item: https://idr.l1.nitk.ac.in/jspui/handle/123456789/6947
Full metadata record
DC FieldValueLanguage
dc.contributor.authorParane, K.
dc.contributor.authorTalawar, B.
dc.contributor.authorPrabhu, Prasad, B.M.
dc.date.accessioned2020-03-30T09:46:28Z-
dc.date.available2020-03-30T09:46:28Z-
dc.date.issued2018
dc.identifier.citationProceedings of the IEEE International Conference on VLSI Design, 2018, Vol.2018-January, , pp.67-72en_US
dc.identifier.urihttp://idr.nitk.ac.in/jspui/handle/123456789/6947-
dc.description.abstractIn this paper, we present an FPGA based NoC simulation framework, YaNoC, that supports the creation of standard and custom topologies, design of routing algorithms, generation of various synthetic traffic patterns, and exploration of a full set of microarchitectural parameters. The framework supports all standard minimal routing algorithms for conventional NoCs and implements table based routing to support the creation of new routing algorithm. A custom topology called Diagonal Mesh (DMesh) has been evaluated using table based and a modified version of the XY routing algorithm. Mesh and DMesh topologies saturate at the injection rates of 45 % and 55 %. We find that the Table based routing implementation consumes 0.98� fewer hardware resources than the conventional XY routing. We observed the speedup of 2548� compared to the Booksim software simulator. YaNoC achieves speedup of 2.54� and 25� with respect to CONNECT and DART FPGA based NoC simulators. � 2018 IEEE.en_US
dc.titleYaNoC: Yet another network-on-chip simulation acceleration engine using FPGASen_US
dc.typeBook chapteren_US
Appears in Collections:2. Conference Papers

Files in This Item:
There are no files associated with this item.


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.